File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

정홍식

Jeong, Hongsik
Future Semiconductor Technology Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

A cost effective embedded DRAM integration for high density memory and high performance logic using 0.15 mu m technology node and beyond

Author(s)
Ha, DaewonShin, DongwonKoh, Gwan-HyeobLee, JaeguLee, SanghyeonAhn, Yong-SeokJeong, HongsikChung, TaeyoungKim, Kinam
Issued Date
2000-07
DOI
10.1109/16.848299
URI
https://scholarworks.unist.ac.kr/handle/201301/27117
Fulltext
https://ieeexplore.ieee.org/document/848299
Citation
IEEE TRANSACTIONS ON ELECTRON DEVICES, v.47, no.7, pp.1499 - 1506
Abstract
In this paper, a 0.15 mu m embedded DRAM technology is described which provides a cost-effective means of delivering high bandwidth, low power consumption, noise immunity, and a small foot print chip. The key technologies for high performance transistors are dual thickness gate oxide, dual work-function gate with Si3N4 capped Ti polycide, and selective Co silicidation of source/drain diffusion by Si3N4 liner. In order to increase the memory cell efficiency, all memory cell contacts in DRAM arrays are formed by self-aligned contact (SAC) etching. Low temperature Al2O3 stacked cell capacitor with hemispherical grain (HSG) makes it possible to realize the sufficient storage capacitance in DRAM arrays and the high performance transistor. The CMP planarization of interlayer dielectric enlarges the depth of focus for lithography and enables the multilevel metallization. These integration technologies can be fairly extendible to the future embedded DRAM in 0.13 mu m technology node and beyond.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
ISSN
0018-9383
Keyword (Author)
aluminachemical mechanical polishingdual thickness gate oxidedual work-function gateembedded DRAMhemispherical grainnitride linerplanarizationtitanium silicideself-aligned contactsilicidationstacked cell capacitortungsten bit-line0.15 mu m technology
Keyword
SILICON

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.