File Download

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김재준

Kim, Jae Joon
Circuits & Systems Design Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 19023 -
dc.citation.startPage 19013 -
dc.citation.title IEEE ACCESS -
dc.citation.volume 7 -
dc.contributor.author Oh, Byungjoo -
dc.contributor.author Park, Kyeonghwan -
dc.contributor.author Kim, Jae Joon -
dc.date.accessioned 2023-12-21T19:42:23Z -
dc.date.available 2023-12-21T19:42:23Z -
dc.date.created 2019-02-01 -
dc.date.issued 2019-01 -
dc.description.abstract This paper proposes a triple-mode discrete-time incremental analog-to-digital converter (IADC) employing successive approximation register (SAR)-based zooming and extended counting (EC) schemes to achieve programmable trade-off capability of resolution and power consumption in various smart sensor applications. It mainly consists of an incremental delta–sigma modulator and the proposed SAR-EC sub-ADC for alternate operation of the coarse SAR conversion and EC. They can be reconfigured to operate separately depending on the application requirements. The SAR-based zooming structure allows the IADC to have better linearity and resolution, and additional activation of the EC function gives the further resolution. During this reconfigurable conversion process, pipelined reusing operation of sub-blocks reduces the silicon area and the number of cycles for target resolutions. A prototype ADC is fabricated in a 180-nm CMOS process, and its triple-mode operation of high-resolution, medium-resolution, and low-power is experimentally verified to achieve 116.1-, 109.4-, and 73.3-dB dynamic ranges, consuming 1.60, 1.26, and 0.39 mW, respectively. -
dc.identifier.bibliographicCitation IEEE ACCESS, v.7, pp.19013 - 19023 -
dc.identifier.doi 10.1109/ACCESS.2019.2896756 -
dc.identifier.issn 2169-3536 -
dc.identifier.scopusid 2-s2.0-85062220636 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/25828 -
dc.identifier.url https://ieeexplore.ieee.org/document/8630988 -
dc.identifier.wosid 000459618400001 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title A Triple-Mode Performance-Optimized Reconfigurable Incremental ADC for Smart Sensor Applications -
dc.type Article -
dc.description.isOpenAccess TRUE -
dc.relation.journalWebOfScienceCategory Computer Science, Information Systems; Engineering, Electrical & Electronic; Telecommunications -
dc.relation.journalResearchArea Computer Science; Engineering; Telecommunications -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor Analog-to-digital converter (ADC) -
dc.subject.keywordAuthor incremental ADC -
dc.subject.keywordAuthor triple-mode -
dc.subject.keywordAuthor SAR-based zooming -
dc.subject.keywordAuthor extended counting -
dc.subject.keywordAuthor pipeline operation -
dc.subject.keywordPlus SIGMA-DELTA ADC -
dc.subject.keywordPlus MODULATOR -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.