File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 1871 -
dc.citation.number 12 -
dc.citation.startPage 1864 -
dc.citation.title IEICE TRANSACTIONS ON ELECTRONICS -
dc.citation.volume E95C -
dc.contributor.author Nguyen, Hung Viet -
dc.contributor.author Ryu, Myunghwan -
dc.contributor.author Kim, Youngmin -
dc.date.accessioned 2023-12-22T04:36:55Z -
dc.date.available 2023-12-22T04:36:55Z -
dc.date.created 2013-06-24 -
dc.date.issued 2012-12 -
dc.description.abstract This paper evaluates the impact of Through-Silicon Via (TSV) on the performance and power consumption of 3D circuitry. The physical and electrical model of TSV which considers the coupling effects with adjacent TSVs is exploited in our investigation. Simulation results show that the overall performance of 3D IC infused with TSV can be improved noticeably. The frequency of the ring oscillator in 4-tier stacking layout soars up to two times compared with one in 2D planar. Furthermore, TSV process variations are examined by Monte Carlo simulations to figure out the geometrical factor having more impact in manufacturing. An in-depth research on repeater associated with TSV offers a metric to compute the optimization of 3D systems integration in terms of performance and energy dissipation. By such optimization metric with 45 nm MOSFET used in our circuit layout, it is found that the optimal number of tiers in both performance and power consumption approaches 4 since the substantial TSV-TSV coupling effect in the worst case of interference is expected in 3D IC. -
dc.identifier.bibliographicCitation IEICE TRANSACTIONS ON ELECTRONICS, v.E95C, no.12, pp.1864 - 1871 -
dc.identifier.doi 10.1587/transele.E95.C.1864 -
dc.identifier.issn 1745-1353 -
dc.identifier.scopusid 2-s2.0-84871226035 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/2534 -
dc.identifier.url http://www.scopus.com/inward/record.url?partnerID=HzOxMe3b&scp=84871226035 -
dc.identifier.wosid 000313152100004 -
dc.language 영어 -
dc.publisher IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG -
dc.title TSV Geometrical Variations and Optimization Metric with Repeaters for 3D IC -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Engineering -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor 3D IC -
dc.subject.keywordAuthor TSV (Through Silicon Via) -
dc.subject.keywordAuthor power -
dc.subject.keywordAuthor delay -
dc.subject.keywordAuthor optimization -
dc.subject.keywordAuthor interconnect -
dc.subject.keywordAuthor repeater -
dc.subject.keywordPlus DESIGN -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.