File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 3018 -
dc.citation.number 11 -
dc.citation.startPage 3006 -
dc.citation.title IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS -
dc.citation.volume 25 -
dc.contributor.author Lim, Younghyun -
dc.contributor.author Lee, Jeonghyun -
dc.contributor.author Lee, Yongsun -
dc.contributor.author Song, Seong-Sik -
dc.contributor.author Kim, Hong-Teuk -
dc.contributor.author Lee, Ockgoo -
dc.contributor.author Choi, Jaehyouk -
dc.date.accessioned 2023-12-21T21:38:20Z -
dc.date.available 2023-12-21T21:38:20Z -
dc.date.created 2017-11-15 -
dc.date.issued 2017-11 -
dc.description.abstract An external capacitor-less ultra low-dropout (LDO) regulator that can continue to provide high power-supply rejection (PSR) over a wide range of the load current is proposed. Using the loop-gain stabilizer (LGS) to fix the dc level of the output voltage of the error amplifier to the optimal value, the LDO can keep maximizing the unity-gain frequency, while the load current changes widely up to 200 mA. Despite the multiple poles in the regulating loop, the stability can easily be obtained due to an intrinsic left-half plane zero, generated by the auxiliary path of the LGS. The proposed LDO was fabricated in a 40-nm CMOS process, and it had an input voltage of 1.1 V. When the dropout voltage was 0.1 V and the load current was 200 mA, the measured PSRs were -60 and -35 dB at 1 and 10 MHz, respectively. Due to the LGS, the dc loop gain was maintained to be high, resulting in good load and line regulations of 19 mu V/mA and 0.75 mV/V, respectively. While the total current consumption of the LDO was 275 mu A, the LGS consumed only 7 mu A. The area was 0.008 mm(2) with 4-pF on-chip capacitance for compensation. -
dc.identifier.bibliographicCitation IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.25, no.11, pp.3006 - 3018 -
dc.identifier.doi 10.1109/TVLSI.2017.2742603 -
dc.identifier.issn 1063-8210 -
dc.identifier.scopusid 2-s2.0-85036458470 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/22932 -
dc.identifier.url http://ieeexplore.ieee.org/document/8027201/ -
dc.identifier.wosid 000413754400003 -
dc.language 영어 -
dc.publisher IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC -
dc.title An External Capacitor-Less Ultralow-Dropout Regulator Using a Loop-Gain Stabilizing Technique for High Power-Supply Rejection Over a Wide Range of Load Current -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Computer Science, Hardware & Architecture; Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Computer Science; Engineering -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordAuthor Dropout voltage -
dc.subject.keywordAuthor load current -
dc.subject.keywordAuthor load regulation -
dc.subject.keywordAuthor loop gain -
dc.subject.keywordAuthor low-dropout regulator (LDO) -
dc.subject.keywordAuthor power-supply rejection (PSR) -
dc.subject.keywordAuthor stability -
dc.subject.keywordAuthor unity-gain frequency (UGF) -
dc.subject.keywordPlus LOW-QUIESCENT CURRENT -
dc.subject.keywordPlus LDO REGULATOR -
dc.subject.keywordPlus OUT REGULATOR -
dc.subject.keywordPlus FREQUENCY COMPENSATION -
dc.subject.keywordPlus LOW-VOLTAGE -
dc.subject.keywordPlus 65-NM CMOS -
dc.subject.keywordPlus CANCELLATION -
dc.subject.keywordPlus DESIGN -
dc.subject.keywordPlus SOC -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.