There are no files associated with this item.
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.citation.endPage | 169 | - |
dc.citation.number | 1 | - |
dc.citation.startPage | 156 | - |
dc.citation.title | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | - |
dc.citation.volume | 64 | - |
dc.contributor.author | Kim, Jingook | - |
dc.date.accessioned | 2023-12-21T22:44:43Z | - |
dc.date.available | 2023-12-21T22:44:43Z | - |
dc.date.created | 2017-01-13 | - |
dc.date.issued | 2017-01 | - |
dc.description.abstract | Switching currents of simultaneous switching output (SSO) buffers can cause significant power-supply-induced jitter (PSIJ) and uncertainty in the output voltages. The bit error rate (BER) can be simulated by considering all possible input data patterns with a long data sequence; however, it requires large computational efforts. In this paper, the SSO waveforms are analytically calculated, including the rise time of the input voltage, and the probability density functions (PDFs) of the waveforms are analytically calculated. The PDFs of the SSO step responses are combined with the inter-symbol interference (ISI) PDF extraction. The statistical eye and BER eye diagrams obtained from the proposed method are validated with HSPICE simulations. The effects of the SSO patterns as well as the channel ISI are successfully included in the proposed method. Also, the effects of input rise time and the number of parallel SSO buffers are investigated, and the proposed method is extended for analysis of SSO buffers with the data bus inversion (DBI) coding. The method should be practically useful for design of wideband memory I/O interfaces and low-cost consumer devices by reducing the computational time of the jitter and BER drastically. | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, v.64, no.1, pp.156 - 169 | - |
dc.identifier.doi | 10.1109/TCSI.2016.2611009 | - |
dc.identifier.issn | 1549-8328 | - |
dc.identifier.scopusid | 2-s2.0-84994301131 | - |
dc.identifier.uri | https://scholarworks.unist.ac.kr/handle/201301/21342 | - |
dc.identifier.url | http://ieeexplore.ieee.org/document/7707376/ | - |
dc.identifier.wosid | 000393812600015 | - |
dc.language | 영어 | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | Statistical Analysis for Pattern-Dependent Simultaneous Switching Outputs (SSO) of Parallel Single-Ended Buffers | - |
dc.type | Article | - |
dc.description.isOpenAccess | FALSE | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalResearchArea | Engineering | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.subject.keywordAuthor | Bit error rate (BER) | - |
dc.subject.keywordAuthor | data bus inversion (DBI) | - |
dc.subject.keywordAuthor | power distribution network (PDN) | - |
dc.subject.keywordAuthor | power supply induced jitter (PSIJ) | - |
dc.subject.keywordAuthor | probability density function (PDF) | - |
dc.subject.keywordAuthor | simultaneous switching output (SSO) | - |
dc.subject.keywordAuthor | supply noise | - |
dc.subject.keywordPlus | VOLTAGE FLUCTUATIONS | - |
dc.subject.keywordPlus | PROBABILITY DENSITY | - |
dc.subject.keywordPlus | LOW-POWER | - |
dc.subject.keywordPlus | NOISE | - |
dc.subject.keywordPlus | JITTER | - |
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.
Tel : 052-217-1404 / Email : scholarworks@unist.ac.kr
Copyright (c) 2023 by UNIST LIBRARY. All rights reserved.
ScholarWorks@UNIST was established as an OAK Project for the National Library of Korea.