File Download

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

변영재

Bien, Franklin
BICDL
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.number 1 -
dc.citation.startPage 015311 -
dc.citation.title AIP ADVANCES -
dc.citation.volume 6 -
dc.contributor.author Ryu, Myunghwan -
dc.contributor.author Bien, Franklin -
dc.contributor.author Kim, Youngmin -
dc.date.accessioned 2023-12-22T00:12:47Z -
dc.date.available 2023-12-22T00:12:47Z -
dc.date.created 2016-10-18 -
dc.date.issued 2016-01 -
dc.description.abstract We investigate the electrical characteristics of a double-gate-all-around (DGAA) transistor with an asymmetric channel width using three-dimensional device simulation. The DGAA structure creates a siliconnanotube field-effect transistor (NTFET) with a core-shell gate architecture, which can solve the problem of loss of gate controllability of the channel and provides improved short-channel behavior. The channel width asymmetry is analyzed on both sides of the terminals of the transistors, i.e., source and drain. In addition, we consider both n-type and p-type DGAA FETs, which are essential to forming a unit logic cell, the inverter. Simulation results reveal that, according to the carrier types, the location of the asymmetry has a different effect on the electrical properties of the devices. Thus, we propose the N/P DGAA FET structure with an asymmetric channel width to form the optimal inverter. Various electrical metrics are analyzed to investigate the benefits of the optimal inverter structure over the conventional inverter structure. Simulation results show that 27% delay and 15% leakage power improvement are enabled in the optimum structure. -
dc.identifier.bibliographicCitation AIP ADVANCES, v.6, no.1, pp.015311 -
dc.identifier.doi 10.1063/1.4940755 -
dc.identifier.issn 2158-3226 -
dc.identifier.scopusid 2-s2.0-84956983408 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/20639 -
dc.identifier.url http://scitation.aip.org/content/aip/journal/adva/6/1/10.1063/1.4940755 -
dc.identifier.wosid 000369442200069 -
dc.language 영어 -
dc.publisher AMER INST PHYSICS -
dc.title Optimal inverter logic gate using 10-nm double gate-all-around (DGAA) transistor with asymmetric channel width -
dc.type Article -
dc.description.isOpenAccess TRUE -
dc.relation.journalWebOfScienceCategory Nanoscience & Nanotechnology; Materials Science, Multidisciplinary; Physics, Applied -
dc.relation.journalResearchArea Science & Technology - Other Topics; Materials Science; Physics -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.