File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

노삼혁

Noh, Sam H.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.endPage 1130 -
dc.citation.number 4 -
dc.citation.startPage 1116 -
dc.citation.title IEEE TRANSACTIONS ON COMPUTERS -
dc.citation.volume 65 -
dc.contributor.author Kim, Jaeho -
dc.contributor.author Lee, Eunjae -
dc.contributor.author Choi, Jongmoo -
dc.contributor.author Lee, Donghee -
dc.contributor.author Noh, Sam H. -
dc.date.accessioned 2023-12-22T00:06:35Z -
dc.date.available 2023-12-22T00:06:35Z -
dc.date.created 2016-02-16 -
dc.date.issued 2016-04 -
dc.description.abstract The move from SLC to MLC/TLC flash memory technology is increasing SSD capacity at lower cost, but at the cost of sacrificing reliability. An approach to remedy this loss is to employ the RAID architecture with the chips that comprise SSDs. However, using the traditional RAID approach may result in negative effects as the total number of writes is increased due to the parity updates. In this paper, we describe Elastic Striping and Anywhere Parity (eSAP)-RAID, a RAID scheme that allows flexible stripe sizes and parity placement. Using performance and lifetime models that we derive of SSDs employing RAID-5 and eSAP-RAID, we show that eSAPRAID brings about significant performance and reliability benefits by reducing parity writes compared to RAID-5. We also implement these schemes in SSDs using DiskSim with SSD Extension and validate the models using realistic workloads. We also discuss policies such as dynamic stripe sizing and selective data protection that exploits the flexible nature of eSAP. We show that through such policies particular reliability enhancement goals can be met. -
dc.identifier.bibliographicCitation IEEE TRANSACTIONS ON COMPUTERS, v.65, no.4, pp.1116 - 1130 -
dc.identifier.doi 10.1109/TC.2014.2375179 -
dc.identifier.issn 0018-9340 -
dc.identifier.scopusid 2-s2.0-84963761946 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/18961 -
dc.identifier.url http://ieeexplore.ieee.org/xpl/articleDetails.jsp?reload=true&arnumber=6983599 -
dc.identifier.wosid 000372752600010 -
dc.language 영어 -
dc.publisher IEEE COMPUTER SOC -
dc.title Chip-Level RAID with Flexible Stripe Size and Parity Placementfor Enhanced SSD Reliability -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Computer Science, Hardware & Architecture; Engineering, Electrical & Electronic -
dc.relation.journalResearchArea Computer Science; Engineering -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordPlus Flash memory -
dc.subject.keywordPlus reliability -
dc.subject.keywordPlus RAID -
dc.subject.keywordPlus SSD -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.