File Download

There are no files associated with this item.

  • Find it @ UNIST can give you direct access to the published full text of this article. (UNISTARs only)
Related Researcher

김경록

Kim, Kyung Rok
Nano-Electronic Emerging Devices Lab.
Read More

Views & Downloads

Detailed Information

Cited time in webofscience Cited time in scopus
Metadata Downloads

Full metadata record

DC Field Value Language
dc.citation.number 6 -
dc.citation.startPage 06FG10 -
dc.citation.title JAPANESE JOURNAL OF APPLIED PHYSICS -
dc.citation.volume 54 -
dc.contributor.author Jang, Esan -
dc.contributor.author Shin, Sunhae -
dc.contributor.author Jung, Jae Won -
dc.contributor.author Kim, Kyung Rok -
dc.date.accessioned 2023-12-22T01:10:36Z -
dc.date.available 2023-12-22T01:10:36Z -
dc.date.created 2015-09-02 -
dc.date.issued 2015-06 -
dc.description.abstract We suggest the optimum permittivity for a high-kappa/metal gate (HKMG) CMOS structure based on the trade-off characteristics between the fringing field induced barrier lowering (FIBL) and gate induced drain leakage (GIDL). By adopting the high-kappa gate dielectric, the GIDL from the band-to-band tunneling at the interface of gate and lightly doped drain (LDD) is suppressed with wide tunneling width owing to the enhanced fringing field, while the FIBL effects is degenerated as the previous reports. These two effects from the gate fringing field are studied extensively to manage the leakage current of HKMG for low power applications. (C) 2015 The Japan Society of Applied Physic -
dc.identifier.bibliographicCitation JAPANESE JOURNAL OF APPLIED PHYSICS, v.54, no.6, pp.06FG10 -
dc.identifier.doi 10.7567/JJAP.54.06FG10 -
dc.identifier.issn 0021-4922 -
dc.identifier.scopusid 2-s2.0-84930689391 -
dc.identifier.uri https://scholarworks.unist.ac.kr/handle/201301/16546 -
dc.identifier.url http://iopscience.iop.org/1347-4065/54/6S1/06FG10/ -
dc.identifier.wosid 000358264900031 -
dc.language 영어 -
dc.publisher JAPAN SOC APPLIED PHYSICS -
dc.title Gate induced drain leakage reduction with analysis of gate fringing field effect on high-kappa/metal gate CMOS technology -
dc.type Article -
dc.description.isOpenAccess FALSE -
dc.relation.journalWebOfScienceCategory Physics, Applied -
dc.relation.journalResearchArea Physics -
dc.description.journalRegisteredClass scie -
dc.description.journalRegisteredClass scopus -
dc.subject.keywordPlus BARRIER LOWERING FIBL -
dc.subject.keywordPlus EFFECT TRANSISTORS -
dc.subject.keywordPlus MOSFETS -
dc.subject.keywordPlus DIELECTRICS -
dc.subject.keywordPlus SILICON -
dc.subject.keywordPlus PERFORMANCE -
dc.subject.keywordPlus DEVICES -
dc.subject.keywordPlus OXIDES -
dc.subject.keywordPlus MODEL -
dc.subject.keywordPlus SCALE -

qrcode

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.